### ECE 4250/7250 VHDL AND PROGRAMMABLE LOGIC DEVICES

# LAB #4 4 Bit Full Adder Implementation on Xilinx Spartan-3

### I. Objective

| The     | objectiv | /e       | is                                            | to       | become     | famil   | iar     | with     | the    | process |
|---------|----------|----------|-----------------------------------------------|----------|------------|---------|---------|----------|--------|---------|
|         | of       | creating | <u>,                                     </u> | a        | project,   | synth   | esizing | impleme  | enting | and     |
| downloa | ding     | a        | simple                                        | design   | to the     | e NEX   | US4 FPG | A        | board  | by      |
| using   | the      | VIVAD    | Ю                                             | Project  | Navigator. | Mainly, | you     | will     | implem | ent     |
| a       | 4bit     | full     | adder                                         | displaye | ed by      | 2       | LED     | displays |        | on      |
| the     | board.   |          |                                               |          |            |         |         |          |        |         |

### II. Procedure

| a. | Creating | a      | project | in    | VIVADO   | Project | Navigator, | completing |
|----|----------|--------|---------|-------|----------|---------|------------|------------|
|    | and      | adding | source  | codes | provided | in      | advance.   |            |
|    | ~        |        | _       |       |          |         |            |            |

- b. Synthesizing the design and viewing the RTL schematic.
- C. Going through the process of translating, mapping, and placing and routing to implement the design.
- d. Generating programming file and configuring the device.
- e. Displaying the result on LCDs and testing the design.

#### III. Instructions

- a. Open the six attached (.vhd) files and the (.XDC) file that you have downloaded.
- b. The .XDC file is complete, and there is no need to modify it.
- will c. You to complete the syntax and need some part the **VHD** of files. At every location where you fill would need to in with code, you will see a comment.

### 1. Creating a project

Open the program by clicking "Start" then "All program" then "xilinex design tools" then left click on the VIVADO 2018.2 The welcome screen will show up.(figure1).

Using **quick start** submenu select **create project** the **creating new vivado project screen** window will pop up to the screen.(figure2).

### Click NEXT...







The NEW PROJECT window will appear now you can select the location and name of your project through this screen (Always select destination path in your account folder). (as shown in figure.3)
 Press Next...



- The PROJECT TYPE window will show up and we always select RTL PROJECT then click NEXT...
- (Note) For this experiment only active creating file from scratch by clicking the tick of **Do not specify** sources at this time.

Tcl Console

New Project Wizard will guide you through the process of selecting design sources and a target device for a new project.

- The Default Part window that used to set the properties of your project and the hard ware used will show up in this window please follow the attached figure to set your values.(figure 4). Then after setting all properties click **NEXT..**
- · New Summary Project window will appear to summarize all the options you select. Click Finish.



### 2-Adding Source files to the project

After Finish setting up your VIVADO, Next step is to add files and constrain to your project.

A-from the source window (Plus Sign) add your downloaded files as "Design Source files" as shown figure 5, 6,7. You should add up all your 6 files (Adder4Bench, LED Display, Anode Control, dec\_7seg, fig2-4, Full Adder).





Repeat the same procedure with constrain file (.XRD) you should end up adding all required files and constrains as shown figure 8.



After You finish fill in all blank spaces in all files you can go to the synthesis step.

Note( Do NOT edit the .XDC) file it already completed for you this time.

## 3. Synthesizing the project

Click on RUN synthesis on the Project Manager Window then press ok on the next screen as show in figure 9.



When synthesis finished the following window will pop up click OK then OK on the next screen and wait for the Implementation step finish.as shown figure 10 the



Select GENERATE BIT STREAM on the next window and then press OK in order to generate downloadable file by the NEXS 4 FPGA. When the generation finished the following screen will pop up click on CANCEL (As shown in figure 11)



NEXT, open Hardware manager under program and debug in the Project Manager window and click on open target then open new target. Next follow figures (12-15 ) to prepare file to download into our hardware.





Finally you will be able to download the bit stream file you created into your hardware by click on program device then follow the figures(16 and 17)





### Deliverables

- 1. Demonstration is required
- 2. Report:
  - 1. Objective
  - 2. Lab work:
    - a. Implementation: write a note how the on .vhd files involved in the code and the working of the program in general.
    - b. Answer the following questions:
      - i. What is the function of the XDC file?
    - c. Conclusion: what went wrong? Why? How was it solved?
- How was it 3. Grading: Total points 25
  - 1. Demonstration: 15 points
  - 2. Report: 10 points